FGV Digital Repository
    • português (Brasil)
    • English
    • español
      Visit:
    • FGV Digital Library
    • FGV Scientific Journals
  • English 
    • português (Brasil)
    • English
    • español
  • Login
View Item 
  •   DSpace Home
  • Produção Intelectual em Bases Externas
  • Documentos Indexados pela Web of Science
  • View Item
  •   DSpace Home
  • Produção Intelectual em Bases Externas
  • Documentos Indexados pela Web of Science
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.

Browse

All of DSpaceFGV Communities & CollectionsAuthorsAdvisorSubjectTitlesBy Issue DateKeywordsThis CollectionAuthorsAdvisorSubjectTitlesBy Issue DateKeywords

My Account

LoginRegister

Statistics

View Usage Statistics

Active memory cube: a processing-in-memory architecture for exascale systems

Thumbnail
View/Open
000355878800018.pdf (1.488Mb)
Date
2015-05
Author
Nair, R.
Antao, S. F.
Bertolli, C.
Bose, P.
Brunheroto, J. R.
Chen, T.
Cher, C. -Y.
Costa, C. H. A.
Doi, J.
Evangelinos, C.
Fleischer, B. M.
Fox, T. W.
Gallo, D. S.
Grinberg, L.
Gunnels, J. A.
Jacob, A. C.
Jacob, P.
Jacobson, H. M.
Karkhanis, T.
Kim, C.
Moreno, J. H.
O'Brien, J. K.
Ohmacht, M.
Park, Y.
Prener, D. A.
Rosenburg, B. S.
Ryu, K. D.
Sallenave, O.
Serrano, M. J.
Siegl, P. D. M.
Sugavanam, K.
Sura, Z.
Metadata
Show full item record
Abstract
Many studies point to the difficulty of scaling existing computer architectures to meet the needs of an exascale system (i.e., capable of executing 1018 floating-point operations per second), consuming no more than 20 MW in power, by around the year 2020. This paper outlines a new architecture, the Active Memory Cube, which reduces the energy of computation significantly by performing computation in the memory module, rather than moving data through large memory hierarchies to the processor core. The architecture leverages a commercially demonstrated 3D memory stack called the Hybrid Memory Cube, placing sophisticated computational elements on the logic layer below its stack of dynamic random-access memory (DRAM) dies. The paper also describes an Active Memory Cube tuned to the requirements of a scientific exascale system. The computational elements have a vector architecture and are capable of performing a comprehensive set of floating-point and integer instructions, predicated operations, and gather-scatter accesses across memory in the Cube. The paper outlines the software infrastructure used to develop applications and to evaluate the architecture, and describes results of experiments on application kernels, along with performance and power projections.
URI
http://hdl.handle.net/10438/23477
Collections
  • Documentos Indexados pela Web of Science [875]
Knowledge Areas
Tecnologia
Subject
Sistemas de memória de computador
Keyword
Oroject
Memory

DSpace software copyright © 2002-2016  DuraSpace
Contact Us | Send Feedback
Theme by 
@mire NV
 

 


DSpace software copyright © 2002-2016  DuraSpace
Contact Us | Send Feedback
Theme by 
@mire NV
 

 

Import Metadata